

Doc. version: 0.6

Total pages: 28

Date: 2008/07/22

### Product Specification 7.0" COLOR TFT-LCD MODULE

MODEL NAME: A070VW04 V1

(PART NUMBER: 91.07A13.130)

<  $\square$  >Preliminary Specification

< >Final Specification



Page: 1/28

### **Record of Revision**

| Version | Revise Date       | Page | Content                                            |
|---------|-------------------|------|----------------------------------------------------|
| 0       | 2007/11/09        |      | Draft.                                             |
| 0.1     | 2007/12/12        | 4    | Correct the typo for outline dimension and weight  |
| 0.2     | 2007/12/13        | 23   | Change Transmittance spec.                         |
| 0.3     | 2008/01/10        | 23   | Modify Optical Spec.                               |
| 0.4     | 0000/04/00        | 27   | Update Recommend Gamma Voltage & Resistor          |
| 0.4     | 0.4 2008/04/28 28 |      | Add Suggestion- System block                       |
| 0.5     | 2008/05/28        | 25   | Update the spec of low temperature for reliability |
| 0.6     | 2000/07/22        | 5    | Modify the outline drawing                         |
| 0.6     | 2008/07/22        | 11   | Modify the figure of input timing details          |
|         |                   |      |                                                    |
|         |                   |      |                                                    |
|         |                   |      |                                                    |
|         |                   |      |                                                    |



0.6

Page: 2/28



MO

| <u>A.</u> | General Description                                                     | <u>3</u> |
|-----------|-------------------------------------------------------------------------|----------|
| <u>В.</u> | Features                                                                | 3        |
| <u>C.</u> | General Information                                                     | 4        |
| <u>D.</u> | Outline Dimension                                                       | 5        |
|           | 1. TFT-LCD Module – Front View                                          | 5        |
|           | 2. TFT-LCD Module – Rear View                                           | 6        |
| <u>E.</u> | Electrical Specifications                                               | 7        |
|           | 1. FPC Pin Assignment (HRS FH28-60S-0.5SH)                              | 7        |
|           | 2 Absolute Maximum Ratings                                              | 9        |
| <u>F.</u> | Electrical Characteristics                                              | 10       |
|           | 1 TFT- LCD Typical Operation Condition (AGND = AGND2 = GND = GGND = 0V) | 10       |
|           | 3. AC Characteristics                                                   | 10       |
|           | 4. RGB Parallel Input Timing                                            | 11       |
|           | 5. Serial Control Interface AC Characteristic                           |          |
|           | 6. Register Information                                                 | 13       |
|           | 7. Register Table (Default Value)                                       | 14       |
|           | 8. Register Description                                                 | 14       |
|           | 9. Recommended Power On Register Setting                                | 18       |
|           | 10. Application Circuit Example                                         | 19       |
|           | 11. Recommended Power On/Off Sequence                                   | 21       |
| <u>G.</u> | Optical specification (Note 1, 2)                                       | 23       |
| <u>H.</u> | Reliability test items(Note 2)                                          | 25       |
| <u>l.</u> | Packing Form                                                            | 26       |
| <u>J.</u> | Recommend Gamma Voltage & Resistor (Gamma 2.2)                          | 27       |
| K.        | Suggestion- System block                                                | 28       |



Page: 3/28

### A. General Description

A070VW04 is a amorphous transmissive type TFT (Thin Film Transistor) LCD (Liquid crystal Display). This model is composed of TFT-LCD, drive IC and FPC (flexible printed circuit). The timing controller is embedded, so it is easily to design for consumer product.

### **B.** Features

- 7-inch display size
- WVGA resolution and stripe dot arrangement
- Built in timing controller
- Standby mode supported
- Up/Down, Left/Right reversion selection
- SYNC + DE Mode
- Parallel 18/24bits interface support
- 16 M color supported
- Wide viewing angle
- RoHS compliant green design



Page: 4/28

### C. General Information

| NO. | Item                    | Unit | Specification                 | Remark |
|-----|-------------------------|------|-------------------------------|--------|
| 1   | Display Resolution      | dot  | 800RGB(H)×480(V)              |        |
| 2   | Active Area             | mm   | 152.40(H)×91.44(V)            |        |
| 3   | Screen Size             | inch | 7.0(Diagonal)                 |        |
| 4   | Pixel Pitch             | mm   | 0.1905(H)×0.1905(V)           |        |
| 5   | Color Configuration     |      | R. G. B. Stripe               | Note 1 |
| 6   | Color Depth             |      | 16.7M Colors                  | Note 2 |
| 7   | Overall Dimension       | mm   | 160.8(H) × 99.83(V) × 1.43(T) | Note 3 |
| 8   | Weight                  | g    | 47.2 +/- 10%                  |        |
| 9   | Panel surface treatment |      | Anti-Glare                    |        |
| 10  | Display Mode            |      | Normally White                |        |

Note 1: Below figure shows dot stripe arrangement.



Note 2: The full color display depends on 24-bit data signal (pin 4~27).

Note 3: Not include blacklight cable and FPC. Refer next page to get further information.



Page: 5/28

### D. Outline Dimension

# 1. TFT-LCD Module – Front View

1.GENERAL TDLERANCE IS ±0.30. 2.The BENDING RADIUS OF FPC SHOULD BE LARGER THAN 0.6. 3.UNIT : MM.



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 6/28

# 2. TFT-LCD Module - Rear View



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 7/28

### **E.** Electrical Specifications

1. FPC Pin Assignment (HRS FH28-60S-0.5SH)

| Pin no | Symbol | I/O | Description                              |
|--------|--------|-----|------------------------------------------|
| 1      | AGND2  | Р   | Analog Ground                            |
| 2      | AVDD2  | Р   | Analog Power                             |
| 3      | VDD    | Р   | Digital Power                            |
| 4      | R0     | 1   | Data input (LSB)                         |
| 5      | R1     | I   | Data input                               |
| 6      | R2     | I   | Data input                               |
| 7      | R3     | 1   | Data input                               |
| 8      | R4     | 1   | Data input                               |
| 9      | R5     | 1   | Data input                               |
| 10     | R6     | 1   | Data input                               |
| 11     | R7     | 1   | Data input (MSB)                         |
| 12     | G0     | 1   | Data input (LSB)                         |
| 13     | G1     | I   | Data input                               |
| 14     | G2     | I   | Data input                               |
| 15     | G3     | 1   | Data input                               |
| 16     | G4     | 1   | Data input                               |
| 17     | G5     | I   | Data input                               |
| 18     | G6     | 1   | Data input                               |
| 19     | G7     | 1   | Data input (MSB)                         |
| 20     | В0     | I   | Data input (LSB)                         |
| 21     | B1     | Ι   | Data input                               |
| 22     | B2     | I   | Data input                               |
| 23     | В3     | Ι   | Data input                               |
| 24     | B4     | I   | Data input                               |
| 25     | B5     | I   | Data input                               |
| 26     | B6     | 1   | Data input                               |
| 27     | B7     | 1   | Data input (MSB)                         |
| 28     | DCLK   | I   | Clock input                              |
| 29     | DE     | 1   | Data enable signal                       |
| 30     | HSYNC  | 1   | Horizontal sync input. Negative polarity |
| 31     | VSYNC  | 1   | Vertical sync input. Negative polarity   |
| 32     | SCL    | 1   | Serial communication clock input         |
| 33     | SDA    | 1   | Serial communication data input          |
| 34     | CSB    | 1   | Serial communication chip select         |
| 35     | NC     |     | Not connect (Please leave it open)       |



Page: 8/28

| -  |        |   |                                       |
|----|--------|---|---------------------------------------|
| 36 | VDD    | Р | Digital Power                         |
| 37 | NC     |   | Not connect (Please leave it open)    |
| 38 | GND    | Р | Digital ground                        |
| 39 | AGND1  | Р | Analog ground                         |
| 40 | AVDD1  | Р | Analog Power                          |
| 41 | VCOMin | I | For external VCOM DC input (Optional) |
| 42 | NC     | - | Not connect                           |
| 43 | NC     | - | Not connect                           |
| 44 | VCOM   | 0 | connect a capacitor                   |
| 45 | V10    | Р | Gamma correction voltage reference    |
| 46 | V9     | Р | Gamma correction voltage reference    |
| 47 | V8     | Р | Gamma correction voltage reference    |
| 48 | V7     | Р | Gamma correction voltage reference    |
| 49 | V6     | Р | Gamma correction voltage reference    |
| 50 | V5     | Р | Gamma correction voltage reference    |
| 51 | V4     | Р | Gamma correction voltage reference    |
| 52 | V3     | Р | Gamma correction voltage reference    |
| 53 | V2     | Р | Gamma correction voltage reference    |
| 54 | V1     | Р | Gamma correction voltage reference    |
| 55 | NC     | - | Not connect                           |
| 56 | VGH    | Р | Positive power for TFT                |
| 57 | GVCC   | Р | Digital Power                         |
| 58 | VGL    | Р | Negative power for TFT                |
| 59 | GGND   | Р | Digital Ground                        |
| 60 | CAP    | С | Connected to a capacitor              |
|    |        |   |                                       |

I: Input pin; P: Power pin; G: Ground pin; C: capacitor pin





Page: 9/28

### 2 Absolute Maximum Ratings

| Item                    | Symbol  | Condition | Min. | Max.                 | Unit | Remark      |
|-------------------------|---------|-----------|------|----------------------|------|-------------|
|                         | VCC     | GND=0     | -0.5 | 5                    | V    | Note 1      |
|                         | AVDD 1  | AGND1=0   | 0.5  | 15                   | V    | Note 1      |
| Power voltage           | AVDD 2  | AGND2=0   | -0.5 | 15                   | V    | Note 1      |
| Fower voitage           | VGH     |           | -0.3 | 40                   | V    | Note 1      |
|                         | VGL     | GGND = 0  | -20  | 0.3                  | V    | Note 1      |
|                         | VGH-VGL |           |      | 40                   | V    | Note 1      |
| Input Signal<br>Voltage | Vı      |           | -0.3 | V <sub>CC</sub> +0.3 | V    | Note 1      |
| Operating               | Topa    |           | 0    | 60                   |      | Ambient     |
| temperature             | Тора    |           | U    | 00                   |      | Temperature |
| Storage                 | Tstg    |           | -10  | 70                   |      | Ambient     |
| temperature             | 1319    |           | -10  | 70                   |      | Temperature |

Note 1: Functional operation should be restricted under normal ambient temperature.



Page: 10/28

### F. Electrical Characteristics

The following items are measured under stable condition and suggested application circuit.

### 1 TFT- LCD Typical Operation Condition (AGND = AGND2 = GND = GGND = 0V)

| ITEM Symbol MIN. TYP. MAX. UNIT Remark |          |                   |             |      |                    |      |              |  |  |  |
|----------------------------------------|----------|-------------------|-------------|------|--------------------|------|--------------|--|--|--|
| 110                                    | = IVI    | Symbol            | IVIIIN.     | ITP. | WAX.               | UNIT | nemark       |  |  |  |
|                                        |          | VDD               | 3.1         | 3.3  | 3.6                | V    | Note3        |  |  |  |
|                                        |          | $I_{VDD}$         |             | 15   | 20                 | mA   | Pin3 + Pin36 |  |  |  |
|                                        |          | AVDD 1            | 40.5        | 44   | 44.5               |      |              |  |  |  |
|                                        |          | AVDD 2            | 10.5        | 11   | 11.5               | V    | Note3        |  |  |  |
|                                        |          | I <sub>AVDD</sub> | -           | 10   | 20                 | mA   | Pin2 + Pin40 |  |  |  |
| Power                                  | supply   | GVCC              | 3.1         | 3.3  | 3.6                | V    | Note3        |  |  |  |
|                                        |          | $I_{GVCC}$        |             | 0.08 | 0.15               | mA   | Pin57        |  |  |  |
|                                        |          | VGH               | 17.5        | 18   | 18.5               | V    | Note3        |  |  |  |
|                                        |          | $I_{VGH}$         |             | 0.35 | 0.5                | mA   | Pin56        |  |  |  |
|                                        |          | VGL               | -7.5        | -7   | -6.5               | V    | Note3        |  |  |  |
|                                        |          | $I_{VGL}$         |             | 0.35 | 0.5                | mA   | Pin58        |  |  |  |
| Input                                  | H Level  | $V_{IH}$          | $0.7V_{CC}$ | -    | $V_{CC}$           | V    |              |  |  |  |
| Signal                                 | L Level  | V <sub>IL</sub>   | GND         | -    | 0.3V <sub>CC</sub> | V    |              |  |  |  |
| Input Re                               | eference | V1 ~ V5           | AVDD/2      | -    | AVDD – 1           | V    |              |  |  |  |
| Volt                                   | age      | V6 ~ V10          | 1           | -    | AVDD/2             | V    |              |  |  |  |
| VC                                     | ОМ       | V <sub>CDC</sub>  | 3.3         | 3.6  | 3.9                | V    | Note 1       |  |  |  |

Note1: Above every operation range is based on stable operation from suggested application circuit.

Note2: Based on recommended Gamma 2.2 voltage.

Note3: Typical current test pattern



### 3. AC Characteristics

| PARAMETER          | SYMBOL            | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|--------------------|-------------------|------------|------|------|------|------|
| Clock High time    | T <sub>WCL</sub>  |            | 8    | -    | -    | ns   |
| Clock Low time     | T <sub>WCH</sub>  |            | 8    | -    | -    | ns   |
| Clock rising time  | T <sub>RCLK</sub> |            | -    | -    | 1    | ns   |
| Clock falling time | T <sub>ACK</sub>  |            | -    | -    | 1    | ns   |
| Hsync setup time   | T <sub>HSU</sub>  |            | 5    |      |      | ns   |



Page: 11/28

| PARAMETER               | SYMBOL           | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-------------------------|------------------|------------|------|------|------|------|
| Hsync hold time         | T <sub>HHD</sub> |            | 10   |      |      | ns   |
| Vsync setup time        | T <sub>VSU</sub> |            | 0    |      |      | ns   |
| Vsync hold time         | T <sub>VHD</sub> |            | 2    |      |      | ns   |
| Data setup time         | T <sub>DSU</sub> |            | 5    |      |      | ns   |
| Data hold time          | T <sub>DHD</sub> |            | 10   |      |      | ns   |
| Data enable set-up time | T <sub>ESU</sub> |            | 4    |      |      | ns   |
| Data enable hold time   | T <sub>EHD</sub> |            | 2    |      |      | ns   |



Figure 1 : Input timing details

### 4. RGB Parallel Input Timing

### a. Horizontal Timing

| PARAMETER                                            | SYMBOL            | CONDITIONS       | MIN. | TYP. | MAX  | UNIT |
|------------------------------------------------------|-------------------|------------------|------|------|------|------|
| DCLK frequency                                       | F <sub>DCLK</sub> |                  | 25   | 33   | 40   | MHz  |
| DCLK period                                          | T <sub>DCLK</sub> |                  | 25   | 30.3 | 40   | ns   |
| Hsync Period (= T <sub>HD</sub> + T <sub>HBL</sub> ) | T <sub>H</sub>    |                  | 986  | 1056 | 1183 | DCLK |
| Active Area                                          | $T_{HD}$          |                  | -    | 800  | -    | DCLK |
| Horizontal blanking (= $T_{HF} + T_{HE}$ )           | T <sub>HBL</sub>  |                  | 186  | 256  | 383  | CLK  |
| Hsync front porch                                    | $T_{HF}$          |                  |      | 40   | -    | CLK  |
| Delay from Hsync to 1st data input                   | 4                 | Function of      | 146  | 216  | 343  | DCLK |
| (= T <sub>HW</sub> + T <sub>HB</sub> )               | T <sub>HE</sub>   | HDL[50] settings | 140  | 210  | 343  | DCLK |
| Hsync pulse width                                    | $T_{HW}$          |                  | 1    | 128  | 136  | CLK  |
| Hsync back porch                                     | T <sub>HB</sub>   |                  | 10   | 88   | 342  | CLK  |

### b. Vertical Timing

| PARAMETER                                                | SYMBOL           | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------------------------|------------------|------------|------|------|------|------|
| Vsync period (= T <sub>VD</sub> + T <sub>VBL</sub> )     | T <sub>V</sub>   |            | 497  | 505  | 512  | Th   |
| Active lines                                             | $T_{VD}$         |            |      | 480  |      | Th   |
| Vertical blanking (= T <sub>VF</sub> + T <sub>VE</sub> ) | T <sub>VBL</sub> |            | 17   | 25   | 32   | Th   |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 12/28

| PARAMETER                | SYMBOL           | CONDITIONS                   | MIN. | TYP. | MAX. | UNIT |
|--------------------------|------------------|------------------------------|------|------|------|------|
| Vsync front porch        | T <sub>VF</sub>  |                              |      | 1    | -    | Th   |
| GD start pulse delay     | T <sub>VE</sub>  | Function of VDL[30] settings | 16   | 24   | 31   | HS   |
| Vsync pulse width        | T <sub>vw</sub>  |                              | 1    | 3    | 16   | Th   |
| Hsync/ Vsync phase shift | T <sub>VPD</sub> |                              | 2    | 320  | -    | CLK  |



Figure 2 Horizontal input timing. (HV mode)



Figure 3: Horizontal input timing. (DE mode)



Figure 4: Vertical timing. (HV mode)

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 13/28



Figure 5: Vertical timing. (DE mode)

### 5. Serial Control Interface AC Characteristic

| PARAMETER               | SYMBOL           | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-------------------------|------------------|------------|------|------|------|------|
| Serial clock            | T <sub>SCK</sub> |            | 320  |      |      | ns   |
| SCL pulse duty          | T <sub>SCW</sub> |            | 40   | 50   | 60   | %    |
| Serial data setup time  | T <sub>IST</sub> |            | 120  |      |      | ns   |
| Serial data hold time   | T <sub>IHD</sub> |            | 120  |      |      | ns   |
| Serial clock high/low   | T <sub>SSW</sub> |            | 120  |      |      | ns   |
| CSB setup time          | T <sub>CST</sub> |            | 120  |      |      | ns   |
| CSB hold time           | T <sub>CHD</sub> |            | 120  |      |      | ns   |
| Chip select distinguish | T <sub>CD</sub>  |            | 1    |      |      | us   |
| Delay from CSB to VSYNC | T <sub>CV</sub>  |            | 1    |      |      | us   |



Figure 6: AC serial interface write mode timing

### 6. Register Information

There is a total of 6 registers each containing several parameters. For a detailed description of the parameters refer to register table. The serial register has read/write function. D[15:12] are the register address, D[11] defines the read or write mode and D[10:0] are the data.



Page: 14/28



Figure 7: Serial interface write sequence

- 1. At power-on, the default values specified for each parameter are taken.
- 2. If less than 16-bit data are read during the CS low time period, the data is cancelled.
  - a. The write operation is cancelled.
- 3. All items are set at the falling edge of the vertical sync, except R0[1:0].
- 4. When GRB is activated through the serial interface, all registers are cleared, except the GRB value.
- 5. The register setting values are valid when VCC already goes to high and after VSYNC starts.
- 6. It is suggested that VSYNC, HSYNC, DCLK always exists in the same time. But if HSYNC, DCLK stops, only VSYNC operating, the register setting is still valid.
- 7. If the chip goes to standby mode, the register value will still keep. MCU can wake up the chip only by changing standby mode value from low to high.
- 8. The register setting values are rewritten by the influence of static electricity, a noise, etc. to unsuitable value, incorrect operating may occur. It is suggested that the SPI interface will setup as frequently as possible.

### 7. Register Table (Default Value)

|     | 77 Togistor Tubio (Boldunt Valuo) |      |      |     |     |     |      |               |                                 |               |     |            |              |              |              |     |
|-----|-----------------------------------|------|------|-----|-----|-----|------|---------------|---------------------------------|---------------|-----|------------|--------------|--------------|--------------|-----|
| Reg | 1                                 | ADDF | RESS | ;   | W   |     | DATA |               |                                 |               |     |            |              |              |              |     |
| No. | D15                               | D14  | D13  | D12 | D11 | D10 | D9   | D8            | D7                              | D6            | D5  | D4         | D3           | D2           | D1           | D0  |
| R0  | 0                                 | 0    | 0    | 0   | 0   | (0  | 01)  | (0            | 01) (1) U/D SHL (1) (0) GRB (1) |               |     | STB<br>(1) |              |              |              |     |
| R1  | 0                                 | 0    | 0    | 1   | 0   | Х   | (01) |               | VCOM_M VCOM_LVL (01) (2Fh)      |               |     |            |              |              |              |     |
| R2  | 0                                 | 0    | 1    | 0   | 0   | Х   | Х    | Х             | HDL(80h)                        |               |     |            |              |              |              |     |
| R3  | 0                                 | 0    | 1    | 1   | 0   | Х   | Х    | (0)           | (0) (0) (0) VDL(1000)           |               |     |            |              |              |              |     |
| R4  | 0                                 | 1    | 0    | 0   | 0   | Х   | Х    | (0)           | (0) (00) (1) (1111)             |               |     |            |              |              |              |     |
| R6  | 0                                 | 1    | 1    | 0   | 0   | Х   | 0    | EnGB12<br>(1) | EnGB11<br>(1)                   | EnGB10<br>(1) | (0) | (0)        | EnGB5<br>(1) | EnGB4<br>(1) | EnGB3<br>(1) | (0) |

X: Reserved, please set to "0".

### 8. Register Description

### R0 settings

| Address | Bit   |           | Default          |    |
|---------|-------|-----------|------------------|----|
| 0000    | [100] | Bits 10-9 | AUO Internal Use | 01 |
|         |       | Bits 8-7  | AUO Internal Use | 01 |



Page: 15/28

|  | Bit6       | AUO Internal Use                      | 1 |
|--|------------|---------------------------------------|---|
|  | Bit5 (U/D) | Vertical shift direction selection.   | 0 |
|  | Bit4 (SHL) | Horizontal shift direction selection. | 1 |
|  | Bit3       | AUO Internal Use                      | 1 |
|  | Bit2       | AUO Internal Use                      | 0 |
|  | Bit1 (GRB) | Global reset.                         | 1 |
|  | Bit0 (STB) | Standby mode setting.                 | 1 |

| Bit5 | U/D function                                                   |
|------|----------------------------------------------------------------|
| 0    | Scan down; First line=Gn→ Gn-1 →→ G2 → Last line=G1. (default) |
| 1    | Scan up; First line=G1 → G2 → → Gn-1 → Last line=Gn.           |

| Bit4 | SHL function                                                         |
|------|----------------------------------------------------------------------|
| 0    | Shift left; First data=Y600 → Y601 → → Y2 → Last data=Y1.            |
| 1    | Shift right: First data=Y1 → Y2 → → Y600 → Last data=Y600. (default) |

| Bit1 | GRB function                                                   |
|------|----------------------------------------------------------------|
| 0    | The controller is reset. Reset all registers to default value. |
| 1    | Normal operation. (default)                                    |

| Bit0 | STB function                                                                   |
|------|--------------------------------------------------------------------------------|
| 0    | T-CON, source driver and DC-DC converters are off, and all outputs are High-Z. |
| 1    | Normal operation. (default)                                                    |

### R1 settings

| Address | Bit  |            | Default                                                |      |  |
|---------|------|------------|--------------------------------------------------------|------|--|
| 0001    | [90] | Bit9-8     | AUO Internal Use                                       | 01   |  |
|         |      | Bit7-6     | VCOM made signal                                       | 0.1  |  |
|         |      | (VCOM_M)   | VCOM mode signal.                                      | 01   |  |
|         |      | Bit5-0     | VCOM level adjustment.<br>Step 31.25mV/LSB @AVDD=12.5V | 2Fh  |  |
|         |      | (VCOM_LVL) | (AVDD/400)                                             | 2F11 |  |

| Bit7-6 | VCOM_M function.                                                                      |
|--------|---------------------------------------------------------------------------------------|
| 00     | VCOM generator disabled. VCOM is generated externally.                                |
| 01     | VCOM internal reference disabled. DC voltage of VCOM follows VCOMin signal. (default) |
| 1x     | VCOM generator enabled. DC voltage of VCOM follows VCOM_LVL settings.                 |

NOTE: Please refer to to Figure 40.



Page: 16/28



| Bit5-0 | VCOM_LVL function @V1=12.5V           |  |  |  |
|--------|---------------------------------------|--|--|--|
| 00h    | VCOM_LVL = V1/2-47*31.25mV = 4.78125V |  |  |  |
| 01h    | VCOM_LVL = V1/2-46*31.25mV = 4.8125V  |  |  |  |
| 2Fh    | VCOM_LVL = V1/2 = 6.25V (default)     |  |  |  |
| 3Eh    | VCOM_LVL = V1/2+15*31.25mV = 6.71875V |  |  |  |
| 3Fh    | VCOM_LVL = V1/2+16*31.25mV = 6.75V    |  |  |  |

### **R2** settings

| Add | dress | Bit  |              | Default                                    |     |
|-----|-------|------|--------------|--------------------------------------------|-----|
| 0   | 010   | [70] | Bit7-0 (HDL) | Horizontal start pulse adjustment function | 80h |

| Bit7-0 | HDL function.                          |
|--------|----------------------------------------|
| 00h    | $T_{HE} = T_{HEtyp} - 128$ CLK period. |
| 80h    | $T_{HE} = T_{HEtyp}$ . (default)       |
| FFh    | $T_{HE} = T_{HEtyp} + 127 CLK period.$ |

### R3 settings

| Address | Bit  |      | Default          |   |
|---------|------|------|------------------|---|
| 0011    | [80] | Bit8 | AUO Internal Use | 0 |
|         |      | Bit7 | AUO Internal Use | 0 |



Page: 17/28

|  | Bit6         | AUO Internal Use                         | 0    |
|--|--------------|------------------------------------------|------|
|  | Bit5         | AUO Internal Use                         | 0    |
|  | Bit4         | AUO Internal Use                         | 0    |
|  | Bit3-0 (VDL) | Vertical start pulse adjustment function | 1000 |

| Bit3-0 | VDL function.                       |
|--------|-------------------------------------|
| 0000   | $T_{VE} = T_{VEtyp} - 8$ Hs period. |
| 0001   | $T_{VE} = T_{VEtyp} - 7$ Hs period. |
| 0010   | $T_{VE} = T_{VEtyp} - 6$ Hs period. |
| 0011   | $T_{VE} = T_{VEtyp} - 5$ Hs period. |
| 0100   | $T_{VE} = T_{VEtyp} - 4$ Hs period. |
| 0101   | $T_{VE} = T_{VEtyp} - 3$ Hs period. |
| 0110   | $T_{VE} = T_{VEtyp} - 2$ Hs period. |
| 0111   | $T_{VE} = T_{VEtyp} - 1$ Hs period. |
| 1000   | $T_{VE} = T_{VEtyp}$ . (default)    |
| 1001   | $T_{VE} = T_{VEtyp} + 1$ Hs period. |
| 1010   | $T_{VE} = T_{VEtyp} + 2$ Hs period. |
| 1011   | $T_{VE} = T_{VEtyp} + 3$ Hs period. |
| 1100   | $T_{VE} = T_{VEtyp} + 4$ Hs period. |
| 1101   | $T_{VE} = T_{VEtyp} + 5$ Hs period. |
| 1110   | $T_{VE} = T_{VEtyp} + 6$ Hs period. |
| 1111   | $T_{VE} = T_{VEtyp} + 7$ Hs period. |

### **R6** settings

| Address | Bit  |              | Description                |   |  |  |
|---------|------|--------------|----------------------------|---|--|--|
| 0110    | [90] | Bit9         | AUO Internal Use           | 0 |  |  |
|         |      | Bit8(EnGB12) | Gamma buffer Enable for V9 | 1 |  |  |
|         |      | Bit7(EnGB11) | Gamma buffer Enable for V8 | 1 |  |  |
|         |      | Bit6(EnGB10) | Gamma buffer Enable for V7 | 1 |  |  |
|         |      | Bit5         | AUO Internal Use           | 0 |  |  |
|         |      | Bit4         | AUO Internal Use           | 0 |  |  |
|         |      | Bit3(EnGB5)  | Gamma buffer Enable for V4 | 1 |  |  |
|         |      | Bit2(EnGB4)  | Gamma buffer Enable for V3 | 1 |  |  |
|         |      | Bit1(EnGB3)  | Gamma buffer Enable for V2 | 1 |  |  |
|         |      | Bit0         | AUO Internal Use           | 0 |  |  |

| Bitx | EnGBx function                           |
|------|------------------------------------------|
| 0    | Gamma buffer for VX is disable (High Z). |



Page: 18/28

1 Gamma buffer is enable. VX must be connected externally.

### 9. Recommended Power On Register Setting

| Reg |     | ADDF | RESS | •   | R/W |     | DATA |    |              |    |    |    |    |    |    |    |
|-----|-----|------|------|-----|-----|-----|------|----|--------------|----|----|----|----|----|----|----|
| No. | D15 | D14  | D13  | D12 | D11 | D10 | D9   | D8 | D7           | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R0  | 0   | 0    | 0    | 0   | 0   | 0   | 1    | 0  | 1            | 1  | 0  | 1  | 0  | 0  | 1  | 1  |
| R1  | 0   | 0    | 0    | 1   | 0   | 0   | 0    | 1  | 01 2Fh       |    |    |    |    |    |    |    |
| R2  | 0   | 0    | 1    | 0   | 0   | 0   | 0    | 0  | 80h          |    |    |    |    |    |    |    |
| R3  | 0   | 0    | 1    | 1   | 0   | 0   | 0    | 0  | 0 0 0 0 1000 |    |    |    |    |    |    |    |
| R4  | 0   | 1    | 0    | 0   | 0   | 0   | 0    | 1  | 1 00 1 1111  |    |    |    |    |    |    |    |
| R6  | 0   | 1    | 1    | 0   | 0   | 0   | 0    | 1  | 1            | 1  | 0  | 0  | 1  | 1  | 1  | 0  |



Page: 19/28

### 10. Application Circuit Example

(Note: for reference only, not limited to this circuit)



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



20/28

Page:

9.0

Version:



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Version:

Page: 21/28

0.6

### 11. Recommended Power On/Off Sequence

### Power On Sequence





Page: 22/28

### Power Off Sequence





Page: 23/28

### G. Optical specification (Note 1, 2)

| Item               | Symbol | Condition                  | Min.  | Тур. | Max. | Unit | Remark |
|--------------------|--------|----------------------------|-------|------|------|------|--------|
| Response Time      |        |                            |       |      |      |      |        |
| Rise               | Tr     | θ=0°                       | -     | 12   | 20   | ms   | Note 3 |
| Fall               | Tf     | 0=0                        | -     | 18   | 30   | ms   |        |
| Contrast ratio     | CR     | At optimized viewing angle | 200   | 300  | -    |      | Note 4 |
| Viewing Angle      |        |                            |       |      |      |      |        |
| Тор                |        |                            | 30    | 50   | -    |      |        |
| Bottom             |        | CR□10                      | 50    | 65   | -    | deg. | Note 5 |
| Left               |        |                            | 50    | 65   | -    |      |        |
| Right              |        |                            | 50    | 65   | -    |      |        |
| Transmittance      |        | θ=0°                       | 4.1   | 4.6  | -    | %    | Note 6 |
| White Chromaticity | Х      | θ=0°                       | -0.03 |      | 0.03 |      | Note 7 |
| White Chromaticity | у      | θ=0°                       | -0.03 |      | 0.03 |      | Note / |

Note 1:Ambient temperature = $25^{\circ}$ C.

Note 2:To be measured on the center area of panel with a viewing cone of 1° by Topcon luminance meter BM-7, after 15 minutes operation.

### Note 3. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.

The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



### Note 4. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)=

Photo detector output when LCD is at "White" state

Photo detector output when LCD is at "Black" state



Page: 24/28

Note 5. Definition of viewing angle,  $\theta$ , Refer to figure as below.



Note 6. Transmission is defined as follow: ( $\theta = 0^{\circ}$ ).

Photodetector output voltage when measuring the brightness of the

Transmission = LCD panel placed on the light source with no applied voltage

Photodetector output voltage when measuring the light source brightness

Note 7. Chromaticity shift is the difference of those of the light source and the panel place on it. The light source chromaticity is supposed to be (x=0.30, y=0.32)



Page: 25/28

### H. Reliability test items(Note 2)

| No. | Test items                       | Conditions                                                                                                                   | Remark                                                 |
|-----|----------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| 1   | High Temperature Storage         | Ta= 70□ 240Hrs                                                                                                               |                                                        |
| 2   | Low Temperature Storage          | Ta= -30 □ 240Hrs                                                                                                             |                                                        |
| 3   | High Ttemperature Operation      | Ta= 60□ 240Hrs                                                                                                               |                                                        |
| 4   | Low Temperature Operation        | Ta= -20□ 240Hrs                                                                                                              |                                                        |
| 5   | High Temperature & High Humidity | Ta= 50□. 80% RH 240Hrs                                                                                                       | Operation                                              |
| 6   | Heat Shock                       | -10□~60□, 50 cycle, 2Hrs/cycle                                                                                               | Non-operation                                          |
| 7   | Electrostatic Discharge          | $\pm 200 \text{V}, 200 \text{pF}(0\Omega)$ , once for each terminal                                                          | Non-operation                                          |
| 8   | Vibration                        | Frequency range : 8~33.3Hz Stoke : 1.3mm Sweep :2.9G ,33.3~400Hz 2 hours for each direction of X,Y,Z 4 hours for Y direction | Non-operation JIS C7021, A-10 condition A : 15 minutes |
| 9   | Mechanical Shock                 | 100G . 6ms, ±X,±Y,±Z<br>3 times for each direction                                                                           | Non-operation JIS C7021, A-7 condition C               |
| 10  | Vibration (With Carton)          | Random vibration:<br>0.015G <sup>2</sup> /Hz from 5~200Hz<br>–6dB/Octave from 200~500Hz                                      | IEC 68-34                                              |
| 11  | Drop (With Carton)               | Height: 60cm<br>1 corner, 3 edges, 6 surfaces                                                                                |                                                        |

Note 1: Ta: Ambient Temperature.

Note 2: Note 2: In the standard conditions, there is not display function NG issue occurred. All the cosmetic specification is judged before the reliability stress.



Page: 26/28

### I. Packing Form



MAX. CAPACITY:60 MODULES MAX. WEIGHT:10kg MEAS. 600mmX353mmX210mm

CUSHION EPE

CUSHION EPE

CUSHION EPE

CUSHION EPE

CUSHION EPE

CUSHION EPE



Version:

Page: 27/28

0.6

### J. Recommend Gamma Voltage & Resistor (Gamma 2.2)

| Gamma 2.2 |         |      |  |  |  |  |  |
|-----------|---------|------|--|--|--|--|--|
|           | AVDD 11 |      |  |  |  |  |  |
| 00H       | V1      | 10   |  |  |  |  |  |
| 10H       | V2      | 8.7  |  |  |  |  |  |
| 20H       | V3      | 8.1  |  |  |  |  |  |
| 30H       | V4      | 7.68 |  |  |  |  |  |
| 3FH       | V5      | 6.8  |  |  |  |  |  |
| 3FH       | V6      | 4.2  |  |  |  |  |  |
| 30H       | V7      | 3.32 |  |  |  |  |  |
| 20H       | V8      | 2.9  |  |  |  |  |  |
| 10H       | V9      | 2.3  |  |  |  |  |  |
| 00H       | V10     | 1    |  |  |  |  |  |





Page: 28/28

### K. Suggestion-System block



According to there are some risks of EMI issue.

Please refer to this function block before design.

If add SSC (Spread Spectrum Clocking) IC on the clock of system may cause USB abnormal work. Please add USB controller to control USB data.